# Quantitative Study of High Dynamic Range Image Sensor Architectures

Sam Kavusi and Abbas El Gamal

Department of Electrical Engineering, Stanford University, Stanford, CA 94305

# ABSTRACT

Analysis of dynamic-range (DR) and signal-to-noise-ratio (SNR) for high fidelity, high-dynamic-range (HDR) image sensor architectures is presented. Four architectures are considered: (i) time-to-saturation, (ii) multiple-capture, (iii) asynchronous self-reset with multiple capture, and (iv) synchronous self-reset with residue readout. The analysis takes into account circuit nonidealities such as quantization noise and the effects of limited pixel area on building block and reference signal performance and accuracy. Examples that demonstrate the behavior of SNR in the extended DR and implementation and power consumption issues for each scheme are presented.

Keywords: imagers, CMOS image sensors, high dynamic range, analog front end, ADC

# 1. INTRODUCTION

Several methods for extending image sensor dynamic range have been developed in recent years  $.^{1-14}$  In [15], a methodology for comparing such schemes based on their SNR is proposed. The paper uses idealized noise and circuit models to compare well-capacity adjusting to multiple-capture. Similar analysis for logarithmic, local-adaptation, spatially varying exposure and time-to-saturation methods was later presented.<sup>16</sup>

The work in this paper is motivated by the advent of sub-micron CMOS image sensor processes<sup>17</sup> and the promise of 3D integration, where multiple wafers can be stacked and connected using through vias.<sup>18, 19</sup> With these capabilities, more transistors can be integrated in each pixel, enabling the implementation of several high fidelity, HDR schemes. We investigate four such schemes, namely time-to-saturation,<sup>7–9</sup> multiple-capture,<sup>1–3</sup> synchronous self-reset with residue readout<sup>13, 14</sup> and asynchronous self-reset with multiple capture.<sup>4</sup> As in [16], we compare these schemes based on their SNR. To provide meaningful results, given the complexity of the circuits involved, our analysis accounts for circuit nonidealities such as quantization noise and the effects of limited pixel area on building block and reference signal performance and accuracy. In addition to providing analytical formulas and examples of SNR as a function of photocurrent, we briefly discuss the main implementation and power consumption issues for each scheme.

Our analysis and examples show the following:

- (i) For time-to-saturation,<sup>7–9</sup> SNR at the high end degrades by limited signal accuracy.
- (ii) For multiple-capture,<sup>1-3</sup> SNR does not degrade with dynamic range increase as previously discussed in [15]. However, SNR is limited by the resolution of the per-pixel ADC, which is severely constrained by pixel area and power consumption.
- (iii) For synchronous self-reset with residue readout,<sup>13, 14</sup> DR increases at the high end, but at the expense of degradation in SNR.
- (iv) For asynchronous self-reset with multiple capture,<sup>4</sup> SNR increases beyond the well capacity limit. However, the increase is limited by gain fixed-pattern-noise (FPN) and DSP complexity.

The rest of the paper is organized as follows. In the next section we introduce the sensor model and definitions of dynamic range and SNR for conventional image sensors and introduce a conceptual model for the HDR architectures. In Sections 3-6 we discuss the four high dynamic range schemes and provide the SNR analysis.

Correspondence: Email: skavusi@stanford.edu, abbas@isl.stanford.edu; Telephone: 650-725-9696; Fax: 650-724-3648

## 2. BACKGROUND AND HDR SENSOR MODEL

An image sensor can be viewed as an array of photodetectors followed by circuits for readout. The performance of a sensor is a function of both the photodetector used and its readout circuits. HDR image sensor schemes modify a conventional sensor's readout circuits to improve its DR. Since in this paper we are mainly concerned with comparing the performance of HDR schemes, we focus on analyzing their readout circuits assuming that they all use the same high quality photodetector.

We first briefly review the definitions of SNR and dynamic range for a conventional image sensor such as a CCD or a CMOS APS. We then introduce a model for sensor readout architectures that we use to unify the analysis of the various HDR schemes.

**Background:** Each photodiode in a conventional image sensor converts incident light into photocurrent  $i_{ph}$ . Since this process is linear,  $i_{ph}$  is a good measure of incident light intensity. The resulting photocurrent is typically too small to measure directly, and thus it is integrated into charge. After integration time  $t_{int}$ , the charge is converted linearly to a voltage and the voltage is digitized and read out. Dark current and additive noise corrupt the output signal charge. Ignoring dark current, noise can be expressed as the sum of four independent components: (i) integrated shot noise, which has zero mean and average power  $i_{ph}t_{int}/q$  electron<sup>2</sup>, where q is the electron charge, (ii) reset (kTC) noise, (iii) readout circuit noise (including quantization noise) with zero mean and average power  $\sigma_{\text{Readout}}^2$ , and (iv) offset and gain FPN due to photodetector and device mismatches.

The output charge from a pixel can thus be expressed as

$$Q(t_{\rm int}) = \frac{1}{q} (i_{ph} t_{\rm int} + Q_{\rm Shot} + Q_{\rm Reset} + Q_{\rm Readout} + Q_{\rm FPN}) \quad \text{electron},$$

provided  $Q(t_{int}) \leq Q_{max}$ , the saturation charge, also referred to as well capacity.

Assuming that correlated-double-sampling (CDS) is performed, we can eliminate  $Q_{\text{Reset}}$  and the offset part of  $Q_{\text{FPN}}$ . If we also assume that gain FPN is negligible compared to shot noise, SNR is given by

$$\mathrm{SNR}(i_{ph}) = \frac{(i_{ph}t_{\mathrm{int}})^2}{qi_{ph}t_{\mathrm{int}} + q^2\sigma_{\mathrm{Readout}}^2}, \text{ for } i_{ph} \le \frac{qQ_{\mathrm{max}}}{t_{\mathrm{int}}}.$$

Note that SNR increases with  $i_{ph}$ , first at 20dB per decade when readout noise variance dominates, and then at 10dB per decade when shot noise variance dominates. SNR also increases with  $t_{int}$ . Thus it is always preferred to have the longest possible exposure time. Saturation and change in photocurrent due to motion, however, makes it impractical to make integration time too long.

Image sensor DR is defined as the ratio of the largest nonsaturating photocurrent to the smallest detectable photocurrent, typically defined as the standard deviation of the noise under dark conditions. Assuming the above sensor model,  $i_{\text{max}} = qQ_{\text{sat}}/t_{\text{int}}$  and  $i_{\text{min}} = q\sigma_{\text{Readout}}/t_{\text{int}}$  and dynamic range is given by

$$DR = \frac{i_{max}}{i_{min}} = \frac{Q_{max}}{\sigma_{Readout}}.$$

Extending dynamic range at the high end requires increasing  $i_{\text{max}}$ . The techniques we discuss extend DR at the high end in one of the following two ways:

Varying integration time: The integration time is *adapted* to pixel photocurrent providing long integration times for pixels with small photocurrents and short integration times for pixels with high photocurrents. Examples of such techniques are: well-capacity adjusting,<sup>10</sup> time-to-saturation,<sup>7,8</sup> and multiple-capture.<sup>1–3</sup>

Recycling the well: Here  $i_{\text{max}}$  is increased by self-resetting<sup>4, 13, 14</sup> or charge subtraction<sup>12, 20</sup> to increase the effective well capacity as will be discussed in Sections 5,6. In theory, such well recycling increases peak SNR. As we show, however, the improvement in peak SNR is limited by several circuit nonidealities and can rapidly drop as DR is increased.

Extending DR at the low end requires reducing  $i_{\min}$ , which can be achieved by either reducing  $\sigma_{\text{Readout}}$  or increasing  $t_{\text{int}}$ . Except when using multiple-capture, where this can be done by a combination of image blur prevention and weighted averaging of the samples,<sup>21</sup> other HDR schemes only extend DR at the high end.

**Readout Architecture Model:** To unify the analysis of the high dynamic range schemes, we use the conceptual sensor readout architecture shown in Figure 1. It comprises a current modulator that converts  $i_{ph}$  into a waveform s(t) and possibly a discrete (in time and value) sequence. The waveform s(t) is then digitized by an ADC at one or more time instances and the output is filtered to produce an estimate of  $i_{ph}$ . The modulator is typically implemented per pixel, while the ADC and filter are implemented per group of neighboring pixels,<sup>1</sup> per column,<sup>22</sup> per chip, or off-chip. Since the overall system attempts to reproduce the signal  $i_{ph}$ , it has unity gain. Thus we can refer the noise to the output when computing the system SNR.



Figure 1. General Block Diagram.

For a conventional image sensor, the modulator is simply an integrator that saturates when the integrated charge exceeds the well capacity  $Q_{\text{max}}$ . Although in our model the integration is treated as separate from the photodetector, in practice it is typically performed using the photodiode capacitance. The output of the modulator is sampled at t = 0 (for CDS) and  $t = t_{\text{int}}$ . The ADC/filter perform the subtraction for CDS, scaling, and digitization.

**Reference Sensor:** For comparison purposes, we will use an optimized conventional sensor, which we refer to as a reference sensor. We denote its average readout noise power as  $\sigma_{\text{Readout-Ref}}^2$ , its minimum nonsaturating current as  $i_{\min-\text{Ref}}$ , and its DR as the reference DR. We assume that  $\sigma_{\text{Readout-Ref}}^2$  is not limited by quantization noise and that analog readout circuit noise is minimized, and therefore  $\sigma_{\text{Readout-Ref}}^2$  and  $i_{\min-\text{Ref}}$  are at their practical minimums (for a given  $t_{\text{int}}$ ). We also assume that gain FPN can be ignored within the reference DR. For HDR schemes employing column based or chip based ADCs, we assume that quantization noise can be made as small as needed and therefore  $\sigma_{\text{Readout}}^2$  is limited by their analog readout circuit noise. For schemes that use per-pixel ADC, quantization noise cannot be ignored due to the pixel area and power constraints and can be the dominant component of the readout noise. For all schemes we assume that  $\sigma_{\text{Readout}}^2$  is not the dominant source of noise at the high end of the photocurrent.

# **3. TIME-TO-SATURATION**

The time-to-saturation scheme<sup>8</sup> attempts to achieve high dynamic range with high SNR by converting each photocurrent  $i_{ph}$  into its time-to-saturation  $t_{\text{sat}}(i_{ph}) = qQ_{\text{max}}/i_{ph}$ . A block diagram of the scheme and plot of the integrator output as a function of time are given in Figure 2 \*. After the photodiode and the time reference capacitor  $C_{\text{T-Ref}}$  are reset, the output of the integrator is read out for CDS. Photocurrent is then integrated and converted to voltage, which is compared to a reference  $V_{\text{max}}$ . Concurrently,  $C_{\text{T-Ref}}$  follows the time-ramp. When the integrator output reaches  $V_{\text{max}}$ , the comparator flips and  $t_{\text{sat}}(i_{ph})$  is stored on  $C_{\text{T-Ref}}$ . At the end of integration,  $v(t_{\text{int}})$  and  $t_{\text{sat}}$  are read out. If  $t_{\text{sat}} < t_{\text{int}}$ , the signal is estimated as  $qQ_{\text{max}}/t_{\text{sat}}$ , otherwise the signal is estimated using  $v(t_{\text{int}})$  only. More details concerning implementation and correction for several nonidealities can be found in.<sup>7,8</sup>

Note that the minimum detectable signal is given by  $i_{\min} = q\sigma_{\text{Readout}}/t_{\text{int}}$ , which has the same form as that of the conventional sensor. The maximum nonsaturating signal depends on the comparator delay and offset as well as the noise associated with  $t_{\text{sat}}(i_{ph})$  due to time-ramp noise, kTC of  $C_{\text{T-Ref}}$ , and the readout noise. Let  $\sigma_{\text{sat}}$  be

<sup>\*</sup>The implementation in<sup>8</sup> actually uses two time-ramps and two capacitors to reduce  $\sigma_{sat}$ . We account for this indirectly by using small  $\sigma_{sat}$  in the examples.



Figure 2. Time-to-saturation scheme.

the total rms of the noise added to  $t_{\text{sat}}(i_{ph})$ , then the maximum detectable signal is given by  $i_{\text{max}} = qQ_{\text{max}}/\sigma_{\text{sat}}$ . Therefore, the maximum achievable dynamic range for a given  $t_{\text{int}}$  is given by

$$\mathrm{DR} = \frac{Q_{\mathrm{max}} t_{\mathrm{int}}}{\sigma_{\mathrm{Readout}} \sigma_{\mathrm{sat}}}.$$

To evaluate the fidelity of the scheme, note that the total output noise power is given by

$$\sigma_i^2 = \begin{cases} \frac{qi_{ph}}{t_{\text{int}}} + \frac{q^2 \sigma_{\text{Readout}}^2}{t_{\text{int}}^2} & \text{if } i_{ph} \le \frac{qQ_{\text{max}}}{t_{\text{int}}} \\ \\ \frac{qi_{ph}}{t_{\text{sat}}(i_{ph})} + \frac{q^2 \sigma_{\text{Readout}}^2}{t_{\text{sat}}(i_{ph})^2} + \frac{(qQ_{\text{max}})^2 \sigma_{\text{sat}}^2}{t_{\text{sat}}(i_{ph})^4} & \text{if } i_{ph} > \frac{qQ_{\text{max}}}{t_{\text{int}}}. \end{cases}$$

The SNR is thus given by

$$\mathrm{SNR}(i_{ph}) = \begin{cases} \frac{(i_{ph}t_{\mathrm{int}})^2}{qi_{ph}t_{\mathrm{int}} + q^2 \sigma_{\mathrm{Readout}}^2} & \text{if } i_{ph} \leq \frac{qQ_{\max}}{t_{\mathrm{int}}} \\ \frac{(qQ_{\max})^2}{q^2 Q_{\max} + (i_{ph}\sigma_{\mathrm{sat}})^2 + q^2 \sigma_{\mathrm{Readout}}^2} & \text{if } i_{ph} > \frac{qQ_{\max}}{t_{\mathrm{int}}} \end{cases}$$

Figure 3 plots SNR versus  $i_{ph}$ . Note that SNR is identical to that of the reference sensor within the reference DR. For larger  $i_{ph}$ , SNR drops monotonically as  $1/i_{ph}^2$  (-20dB per decade) due to the effect of  $\sigma_{sat}$ . Thus, DR is increased but at the expense of reduction in SNR.

## **Remarks:**

- (i) Note that since in this scheme ADC is performed at the column or chip level, we can assume that  $\sigma_{\text{Readout}}^2 = \sigma_{\text{Readout-Ref}}^2$ . Therefore, SNR at the low end and  $i_{\min}$  are the same as that of reference sensor.
- (ii) The main parameter affecting DR and SNR at the high end is  $\sigma_{sat}$ . Reducing  $\sigma_{sat}$  requires reducing comparator offset, comparator delay, time-ramp accuracy, and/or kTC of  $C_{T-Ref}$ . Comparator offset can be reduced using offset cancellation techniques.<sup>23</sup> This reduction, however, is limited by the size of the cancellation capacitor, which cannot be made too large due to the pixel area limitation. Reducing



Figure 3. SNR versus  $i_{ph}$  for time-to-saturation; assuming  $Q_{\text{sat}} = 125,000e^-$ ,  $\sigma_{\text{Readout}} = 5e^-$ ,  $t_{\text{int}} = 30m\text{sec.}$  Example 1 assumes  $\sigma_{\text{sat}} = 0.0005t_{\text{int}}$  and achieves DR= 156dB. Example 2 assumes  $\sigma_{\text{sat}} = 0.004t_{\text{int}}$  and achieves DR= 136dB.

comparator delay is severely limited by comparator power consumption. Reducing kTC noise of  $C_{\rm T-Ref}$  is also difficult to accomplish due to pixel area limitation. Improving time-ramp accuracy is limited by signal integrity issues due to the high density of the pixel array and the limited number of available interconnect layers.

- (iii) The modulator in this scheme is fairly complex, comprising an integrator, a 1-bit comparator and a capacitor, all of which must fit within the pixel. Improving the performance of these components requires increasing pixel area.<sup>24</sup> The accuracy of the analog references,  $V_{\text{max}}$  and time-ramp, which are critical to the scheme's performance are also limited by the high circuit density and limited pixel area.
- (iv) The dominant source of power consumption in this scheme is the comparator, which is always on. Since peak SNR is a strong function of comparator delay and offset, reducing comparator power consumption, e.g., by clocking the comparator,<sup>7</sup> would severely reduce SNR.

## 4. MULTIPLE-CAPTURE

The multiple-capture scheme<sup>1–3</sup> increases dynamic range by sampling the signal nondestructively multiple times during integration. The HDR image can be constructed using the last-sample-before-saturation algorithm <sup>3</sup> as illustrated in Figure 4. Note that with this algorithm DR is only increased at the high end. DR at the low end can be increased by a combination of image blur prevention and weighted averaging,<sup>21</sup> which requires significant on-chip memory and DSP capability. To define DR and SNR, we assume uniform sampling time  $t_{capt}$  and that the filter only performs last-sample-before-saturation and digital CDS. The maximum nonsaturating signal is given by  $i_{max} = qQ_{max}/t_{capt}$  and the minimum detectable signal is given by  $i_{min} = q\sigma_{Readout}/t_{int}$ . Thus

$$\mathrm{DR} = \frac{Q_{\mathrm{max}} t_{\mathrm{int}}}{\sigma_{\mathrm{Readout}} t_{\mathrm{capt}}}.$$

To define SNR, let  $\phi(i_{ph}) = t_{\text{last-sample}}(i_{ph})/(t_{\text{sat}}(i_{ph}))$ , where  $t_{\text{sat}}(i_{ph}) = qQ_{\text{max}}/i_{ph}$ . Then

$$\operatorname{SNR}(i_{ph}) = \frac{(i_{ph}\phi(i_{ph})t_{\operatorname{sat}}(i_{ph}))^2}{qi_{ph}\phi(i_{ph})t_{\operatorname{sat}}(i_{ph}) + q^2\sigma_{\operatorname{Readout}}^2} = \frac{Q_{\max}^2}{Q_{\max}/\phi(i_{ph}) + \sigma_{\operatorname{Readout}}^2/\phi^2(i_{ph})}$$

For large  $i_{ph}$  where shot noise dominates,  $\text{SNR} \approx \phi(i_{ph})Q_{\text{max}}$ . Note that when  $t_{\text{sat}}(i_{ph}) < t_{\text{int}}$ 

$$t_{\text{last-sample}}(i_{ph}) = \left\lfloor \frac{t_{\text{sat}}(i_{ph})}{t_{\text{capt}}} 
ight
floor t_{\text{capt}}$$



Figure 4. Multiple Capture Block scheme.

and therefore  $(1 - t_{capt}/t_{sat}(i_{ph}))Q_{max} < SNR(i_{ph}) < Q_{max}$ . For  $t_{sat}(i_{ph}) \ge t_{int}$ , the SNR follows that of a conventional sensor.

Figure 5 plots SNR versus  $i_{ph}$ . Note that unlike time-to-saturation, SNR does not degrade in the extended range, since  $t_{\text{last-sample}}$  has the same accuracy as the multiple capture clock. However, DR suffers at the low end due to the large quantization noise of the per pixel ADC.



Figure 5. SNR versus  $i_{ph}$  for multiple-capture, assuming  $Q_{\text{sat}} = 125,000e^{-1}$ ,  $t_{\text{int}} = 30m$ sec. Example 1 assumes 10 bit ADC,  $\sigma_{\text{Readout}} = 35e^{-1}$ ,  $t_{\text{capt}} = 150\mu$ sec and achieves DR= 117dB. Example 2 assumes 9 bit ADC,  $\sigma_{\text{Readout}} = 70e^{-1}$ ,  $t_{\text{capt}} = 100\mu$ sec and achieves DR= 114dB. The parameters  $t_{\text{capt}}$  and  $\sigma_{\text{Readout}}$  assume comparison time of 100ns and readout time per row per bit of 10nsec and 512 × 512 pixel array.

#### **Remarks:**

(i) Note that because the general implementation of the multiple-capture scheme requires per-pixel ADC,<sup>3</sup> the quantization noise component of  $\sigma_{\text{Readout}}$  cannot be ignored. As discussed, this results in DR decrease at the low end relative to the reference sensor. DR can be extended at the low end as discussed in<sup>21</sup>

using a combination of weighted averaging of each pixel's samples to reduce  $\sigma_{\text{Readout}}$  and by detecting and preventing image blur to increase  $t_{\text{int}}$ .

- (ii) DR at the high end is directly related to  $t_{capt}$ . Increasing  $i_{max}$  requires decreasing  $t_{capt}$ . Such decrease can be accomplished by reducing the array readout time and/or the pixel-level ADC time. For large arrays, readout time is the dominant component of  $t_{capt}$  and is difficult to reduce. For a given pixel area and power consumption budget, the ADC time can only be decreased by reducing resolution, which results in SNR reduction at the low end.
- (iii) The modulator in the multiple-capture scheme is simply an integrator. The ADC is implemented per pixel or per group of neighboring pixels using a 1-bit comparator and digital buffer.<sup>2,3</sup> The ADC requires a global analog reference signal. Similar to the time-to-saturation scheme, the accuracy of the comparator and reference signal are limited by the high array density. Note that  $t_{\text{last-sample}}$  is very accurate because of the negligible capture clock jitter. Digital CDS can be used to reduce pixel offsets and kTC noise.
- (iv) The dominant sources of power consumption in the multiple-capture scheme are the digital readout and DSP. The pixel level ADC power is typically quite small due to its low operating speed. Readout power can be reduced without greatly affecting SNR by using fewer nonuniform capture times.<sup>25</sup>

# 5. ASYNCHRONOUS SELF-RESET WITH MULTIPLE CAPTURE

Schemes using self reset attempt to increase DR and SNR at the high end by increasing the effective well-capacity. This can have the additional benefit of increasing peak SNR beyond well-capacity. In this section we investigate the asynchronous self-reset with multiple capture introduced in [4]. The scheme is described in Figure 6. After global reset, photocurrent is integrated and converted into voltage v(t). When v(t) exceeds  $V_{\text{max}}$ , the comparator flips resetting the integrator asynchronously. The voltage v(t) is sampled at regular time intervals  $t_{\text{capt}}$  and the digitized samples are used to estimate the photocurrent. To find dynamic range, note that  $i_{\min}$  has the same



Figure 6. Asynchronous self-reset with multiple capture scheme.

form as that of a conventional sensor. The maximum nonsaturating current is given by  $i_{\text{max}} = qQ_{\text{max}}/t_{\text{capt}}$ . Thus

$$\mathrm{DR} = \frac{Q_{\mathrm{max}}t_{\mathrm{int}}}{\sigma_{\mathrm{Readout}}t_{\mathrm{capt}}}.$$

In order to calculate SNR, note that the estimation can be viewed as charge integration over the effective integration time

$$t_{\text{int-eff}} = t_{\text{int}} - n_{\text{reset}} t_{\text{capt}} = t_{\text{int}} \left( 1 - \frac{t_{\text{capt}}}{t_{\text{sat}}(i_{ph})} \right), \text{ for } t_{\text{sat}}(i_{ph}) > t_{\text{capt}}$$

Thus,

$$SNR(i_{ph}) = \frac{(i_{ph}t_{\text{int-eff}})^2}{qi_{ph}t_{\text{int-eff}} + q^2\sigma_{\text{Readout}}^2 + \sigma_H^2(i_{ph}t_{\text{int-eff}})^2}.$$

The  $\sigma_H^2$  term represents gain FPN due to the photodetector and integrator nonuniformity, which cannot be ignored in this scheme due to the very high  $i_{ph}$  in the extended range.

Figure 7 plots SNR versus  $i_{ph}$ . Note that SNR increases in the extended DR beyond  $Q_{\text{max}}$  as  $i_{ph}$  (10dB per decade) before it saturates due to gain FPN and ultimately signal saturation.



Figure 7. SNR versus  $i_{ph}$  for asynchronous self-reset with multiple capture, assuming  $Q_{\text{sat}} = 125,000e^{-1}$ ,  $t_{\text{int}} = 30m\text{sec}$ ,  $\sigma_H = 0.05\%$ . Example 1 assumes 10 bit ADC,  $\sigma_{\text{Readout}} = 35e^{-1}$ ,  $t_{\text{capt}} = 150\mu\text{sec}$  and achieves DR= 117dB. Example 2 assumes 9 bit ADC,  $\sigma_{\text{Readout}} = 70e^{-1}$ ,  $t_{\text{capt}} = 100\mu\text{sec}$  and achieves DR= 114dB.

### **Remarks:**

- (i) Readout noise for this scheme is the same as that of multiple-capture and can be reduced by weighted averaging. Note that averaging can be more effective in this case due to the random phase induced by the asynchronous self-reset. Also note that weighted averaging also improves SNR in the extended range.
- (ii) SNR at the high end can indeed be extended beyond the well capacity limit. However, such extension is limited by gain FPN, which cannot be ignored in this case.
- (iii) Since this scheme is the same as multiple-capture with an additional self-reset mechanism, the accuracy of the comparator is relaxed. The accuracy of the self-reset mechanism is also relaxed, since the photocurrent is estimated using the slope of the modulator output waveform.
- (iv) Power consumption for this scheme is dominated by digital readout and DSP. Unlike for the multiplecapture scheme, the capture times for this scheme must be uniform.

### 6. SYNCHRONOUS SELF-RESET WITH RESIDUE READOUT

In this section we discuss the synchronous self-reset with residue readout scheme proposed in [14]. The scheme is described in Figure 8. The photocurrent is integrated and converted into voltage v(t), which is periodically compared to a reference voltage  $V_{\text{max}}$ . If  $v(t) \ge V_{\text{max}}$ , the comparator switches, the integrator is reset, and the

counter is incremented. At the end of integration, the digitized value of  $v(t_{int})$  and the reset count are combined to estimate the photocurrent. Let  $n_{Reset}$  be the number of resets, then



Figure 8. Synchronous self-reset scheme.

To compute DR and SNR, we first compute the distortion due to the underestimation of charge resulting from saturation before synchronous resetting takes place (see the waveform in Figure 8(b)). At the high end, assuming no noise  $T_{\text{reset}} = \lceil q Q_{\text{max}}/(i_{ph}t_{\text{clk}}) \rceil t_{\text{clk}}$ , and the counter output is given by  $n_{\text{Reset}} = \lfloor t_{\text{int}}/T_{\text{reset}} \rfloor$ .

Therefore, we can write

$$i_{ph} - \frac{i_{ph} t_{\text{clk}}}{t_{\text{int}}} \times \left\lfloor \frac{t_{\text{int}}}{\lceil q Q_{\max} / (i_{ph} t_{\text{clk}}) \rceil t_{\text{clk}}} \right\rfloor < \hat{i_{ph}} < i_{ph}.$$

The total average distortion power is therefore given by

$$\sigma_{\text{Distortion}}^2 = \frac{1}{3} \left( \frac{i_{ph} t_{\text{clk}}}{t_{\text{int}}} \times \left[ \frac{t_{\text{int}}}{\lceil q Q_{\text{max}} / (i_{ph} t_{\text{clk}}) \rceil t_{\text{clk}}} \right] \right)^2.$$

To find the total noise power we need to add contributions from shot noise, reset noise, residue readout noise, and gain FPN. To estimate the average noise power due to shot noise, we approximate the total integration time for shot noise by  $t_{\text{int}}$ . Gain FPN in the extended DR is due in part to the comparator and reset offsets that result in offset variation,  $\sigma_{\text{Offset}}$ , in  $Q_{\text{max}}$ . Combining these noise terms with the distortion, we obtain the total noise power

$$\sigma_i^2 = \sigma_{\text{Distortion}}^2 + \frac{qi_{ph}}{t_{\text{int}}} + (n_{\text{Reset}} + 1)\left(\frac{q\sigma_{\text{Reset}}}{t_{\text{int}}}\right)^2 + \left(\frac{q\sigma_{\text{Readout}}}{t_{\text{int}}}\right)^2 + \left(\frac{q\sigma_{\text{Offset}}n_{\text{Reset}}}{t_{\text{int}}}\right)^2 + (\sigma_H i_{ph})^2.$$

Therefore SNR is given by

$$SNR(i_{ph}) = \frac{(i_{ph}t_{int})^2}{(\sigma_{Distortion}t_{int})^2 + qi_{ph}t_{int} + (n_{Reset} + 1)(q\sigma_{Reset})^2 + (q\sigma_{Readout})^2 + (q\sigma_{Offset}n_{Reset})^2 + (\sigma_{H}i_{ph}t_{int})^2}$$

To compute DR for the scheme, note that  $i_{\min}$  is given by  $i_{\min} = q \sqrt{\sigma_{\text{Readout}}^2 + \sigma_{\text{Reset}}^2}/t_{\text{int}}$  and  $i_{\max} = \sqrt{3}qQ_{\max}/t_{\text{clk}}$ . Therefore,

$$\mathrm{DR} = \frac{\sqrt{3}Q_{\mathrm{max}}t_{\mathrm{int}}}{\sqrt{\sigma_{\mathrm{Readout}}^2 + \sigma_{\mathrm{Reset}}^2}t_{\mathrm{clk}}}$$

Figure 9 plots SNR versus  $i_{ph}$  for two examples. Note that SNR in the extended DR first increases as  $i_{ph}$  (10dB per decade) then drops as  $1/i_{ph}^2$  (-20dB per decade). In particular note the sudden decrease in SNR for the example with high  $\sigma_{\text{Offset}}$ .



Figure 9. SNR versus  $i_{ph}$  for synchronous self-reset, assuming  $Q_{\text{sat}} = 125,000e^{-1}$ ,  $\sigma_{\text{Readout}} = 35e^{-1}$ ,  $t_{\text{int}} = 30m\text{sec}$ ,  $t_{\text{clk}} = 1\mu\text{sec}$ , Example 1:  $\sigma_{\text{Offset}} = 0.001Q_{\text{max}}$ , Example 2:  $\sigma_{\text{Offset}} = 0.01Q_{\text{max}}$ , both achieve DR= 161dB.

## Remarks:

- (i) In [14] CDS is not performed and residue digitization is performed at the pixel level. As a result  $\sigma_{\text{Readout}}$  is larger than  $\sigma_{\text{Readout}-\text{Ref}}$ .
- (ii) DR at the high end increases as  $t_{\rm clk}$  is decreased. If the counter is integrated in the pixel, DR can be extended with far less power consumption than in other schemes, but at the expense of much larger pixel area. As  $t_{\rm clk}$  decreases, however, the speed of the comparator must be increased, which results in higher  $\sigma_{\rm Offset}$  and thus lower SNR.
- (iii) The modulator in this scheme comprises an integrator, a comparator, and reset circuit mechanism. The counter and ADC are implemented per pixel. Unlike the asynchronous self-reset with multiple capture scheme, fidelity of the estimated signal is strongly dependent on the offset of the comparator and reset. Moreover, to reduce signal distortion in the extended DR, a faster clock is required resulting in very high power consumption.
- (iv) Power consumption of this scheme is dominated by the comparator and digital circuits including the counter.

## 7. SUMMARY AND CONCLUSION

The paper analyzed SNR for four high dynamic range schemes, time-to-saturation,<sup>8</sup> multiple-capture,<sup>1</sup> asynchronous self-reset with multiple capture,<sup>4</sup> and synchronous self-reset with residue readout.<sup>14</sup> Table 1 summarizes our findings and discussion of the schemes.

In summary all four schemes discussed extend dynamic range at the high end, with synchronous self-reset extending it the most. However, in terms of signal fidelity in the extended DR, synchronous self-reset does

| Scheme      | Time-to-saturation          | Multiple-capture            | Asynchronous self-reset | Synchronous self-reset    |
|-------------|-----------------------------|-----------------------------|-------------------------|---------------------------|
| $i_{\min}$  | $= i_{\min-\mathrm{Ref}}$   | $\geq i_{ m min-Ref}$       | $\geq i_{ m min-Ref}$   | $> i_{\rm min-Ref}$       |
| $i_{\max}$  | $\propto 1/\sigma_{ m sat}$ | $\propto 1/t_{ m capt}$     | $\propto 1/t_{ m capt}$ | $\propto 1/t_{ m clk}$    |
| SNR in      | drops as $1/i_{ph}^2$       | constant $\approx Q_{\max}$ | increase as $i_{ph}$    | increase as $i_{ph}$ then |
| extended DR | ×.                          |                             | then saturates          | drops as $1/i_{ph}^2$     |
| Power       | comparator                  | readout/ DSP                | readout/ DSP            | comparator/digital        |
|             |                             |                             |                         | circuits                  |

#### Table 1. Summary of results.

not fare well due to the underestimation of charge. Achieving very high DR also requires integrating a counter in each pixel, which results in much larger pixel area than for other schemes. Multiple-capture, on the other hand, does not increase DR as much, but has the advantage of having high fidelity throughout the extended DR. Asynchronous self-reset with multiple capture can achieve even better fidelity in the extended DR, but at the expense of more complex implementation. All schemes except for time-to-saturation have the disadvantage of increasing  $i_{\min}$  over the reference conventional sensor. This is most pronounced in the synchronous self-reset scheme, since CDS is not performed. The multiple-capture schemes can mitigate this problem by averaging, but at the expense of additional DSP requirement.

Our discussion of the implementation and power consumption issues was only qualitative, since a quantitative analysis of these issues would require more specific circuit implementations, which is beyond the scope of this paper.

Finally we note that similar analysis of other high fidelity, high dynamic range schemes will be presented in a future paper.<sup>26</sup>

## ACKNOWLEDGMENTS

The work in this paper was partially supported under DARPA Microsystems Technology Office Award No. N66001-02-1-8940. We wish to thank Professors B.A. Wooley and B. Wandell, Dr. D. Su, H. Eltoukhy, A.O. Ercan, K.N. Salama, H. Kakavand and S.M. Lee for helpful discussions.

#### REFERENCES

- W. Bidermann, A. El Gamal, S. Ewedemi, J. Reyneri, H. Tian, D. Wile, and D. Yang, "A 0.18μm high dynamic range NTSC/PAL imaging system-on-chip with embedded DRAM frame buffer," *IEEE International Solid-State Circuits Conference*, pp. 212–213, February 2003.
- S. Kleinfelder, S. Lim, X. Liu, and A. El Gamal, "A 10,000 frames/s CMOS digital pixel sensor," *IEEE Journal of Solid-State Circuits* 36(12), pp. 2049–2059, December 2001.
- D. Yang, B. Fowler, A. El Gamal, and H. Tian, "Image sensor with ultrawide dynamic range floating-point pixel-level ADC," *IEEE Journal of Solid-State Circuits* 34(12), pp. 1821–1834, December 1999.
- 4. X. Liu and A. El Gamal, "Photocurrent estimation for a self-reset CMOS digital pixel sensor," in Sensors and Camera Systems for Scientific, Industrial, and Digital Photography Applications III, M. M. Blouke, J. Canosa, and N. Sampat, eds., Proc. SPIE 4669, pp. 304–312, January 2002.
- L. McIlrath, "A low-power low-noise ultrawide-dynamic-range CMOS imager with pixel-parallel A/D conversion," *IEEE Journal of Solid-State Circuits* 36(5), pp. 846–853, May 2001.
- O. Yadid-Pecht and A. Belenky, "In-pixel autoexposure CMOS APS," *IEEE Journal of Solid-State Circuits* 38(8), pp. 1425–1428, August 2003.
- T. Lulé, B. Schneider, and M. Bohm, "Design and fabrication of a high dynamic range image sensor in TFA technology," *IEEE Journal of Solid-State Circuits* 34(5), pp. 704–711, May 1999.
- D. Stoppa, A. Simoni, L. Gonzo, M. Gottardi, and G. F. D. Betta, "Novel CMOS image sensor with a 132-dB dynamic range," *IEEE Journal of Solid-State Circuits* 37(12), pp. 1846 –1852, December 2002.
- V. Brajovic and T. Kanade, "A sorting image sensor: and example of massively parallel intensity-to-time processing for low-latency computational sessor," *Proceedings of the 1996 IEEE International Conference* on Robotics and Automation, pp. 1638–1643, 1996.

- S. Decker, R. McGrath, K. Brehmer, and C. Sodini, "A 256 × 256 CMOS imaging array with wide dynamic range pixels and column-parallel digital output," *IEEE Journal of Solid State Circuits* 33(12), pp. 2081– 2091, December 1998.
- 11. T. Yasuda, T. Hamamoto, and K. Aizawa, "Adaptive-integration-time image sensor with real-time reconstruction function," *IEEE Transactions on Electron Devices* **50**(1), pp. 111–120, January 2003.
- C. Jansson, "A high-resolution, compact, and low-power ADC suitable for array implementation in standard CMOS," *IEEE Transactions on Circuits and Systems I* 42(11), pp. 904–912, November 1995.
- 13. A. Bermak, A. Bouzerdoum, and K. Eshraghian, "A vision sensor with on-pixel ADC and in-built light adaptation mechanism," *Microelectronics Journal* **33**(12), pp. 1091–1096, 2002.
- 14. J. Rhee and Y. Joo, "Wide dynamic range CMOS image sensor with pixel level ADC," *Electronics Letters* **39**(4), pp. 360–361, February 2003.
- D. Yang and A. El Gamal, "Comparative analysis of SNR for image sensors with enhanced dynamic range," in Sensors, Cameras, and Systems for Scientific/Industrial Applications, M. M. Blouke and G. M. W. Jr., eds., Proc. SPIE 3649, pp. 197–211, April 1999.
- 16. A. El Gamal, "High dynamic range image sensors," Tutorial at *International Solid-State Circuits Conference*, February 2002.
- S. Wuu, H. Chien, D. Yaung, C. Tseng, C. Wang, C. Chang, and Y. Hsiao, "A high performance active pixel sensor with 0.18-μm CMOS color imager technology," *IEEE IEDM Technical Digest*, pp. 555–558, December 2001.
- 18. L. J. Kozlowski, Y. Bai, M. Loose, A. B. Joshi, G. W. Hughes, and J. D. Garnett, "Large area visible arrays: performance of hybrid and monolithic alternatives," in *Survey and Other Telescope Technologies and Discoveries*, J. A. Tyson and S. Wolff, eds., *Proc. SPIE* 4836, pp. 247–259, December 2002.
- S. Benthien, T. Lulé, B. Schneider, M. Wagner, M. Verhoeven, and M. Bohm, "Vertically integrated sensors for advanced imaging applications," *IEEE Journal of Solid-State Circuits* 35(7), pp. 939–945, July 2000.
- 20. B. Fowler, A. El Gamal, and D. Yang, "A CMOS area image sensor with pixel-level A/D conversion," *IEEE International Solid-State Circuits Conference*, pp. 226–227, February 1994.
- X. Liu and A. El Gamal, "Synthesis of high dynamic range motion blur free image from multiple captures," IEEE Transactions on Circuits and Systems I: Fundamental Theory and Applications 50(4), pp. 530–539, April 2003.
- 22. K. Findlater, R. Henderson, D. Baxter, J. Hurwitz, L. Grant, Y. Cazaux, F. Roy, D. Herault, and Y. Marcellier, "SXGA pinned photodiode CMOS image sensor in 0.35μm technology," *IEEE International Solid-State Circuits Conference*, pp. 218–489, February 2003.
- C. C. ENZ and G. C. Temes, "Circuit techniques for reducing the effects of op-amp imperfections: Autozeroing, correlated double sampling, and chopper stabilization," *Proceedings of the IEEE* 84(11), pp. 1584–1614, November 1996.
- 24. M. Pelgrom, H. Tuinhout, and M. Vertregt, "Transistor matching in analog CMOS applications," *IEEE IEDM Technical Digest*, pp. 915–918, December 1998.
- 25. T. Chen and A. El Gamal, "Optimal scheduling of capture times in a multiple-capture imaging system," in Sensors and Camera Systems for Scientific, Industrial, and Digital Photography Applications III, M. M. Blouke, J. Canosa, and N. Sampat, eds., Proc. SPIE 4669, pp. 288–296, January 2002.
- 26. S. Kavusi and A. El Gamal, "Quantitative study of high dynamic range  $\Sigma\Delta$ -based image sensor architectures," *SPIE Defense and Security Symposium* (accepted for publication), April 2004.